This book describes the various tradeoffs systems designers face when designing embedded memory. Readers designing multi-core systems and systems on chip will benefit from the discussion of different topics from memory architecture, array organization, circuit design techniques and design for test. The presentation enables a multi-disciplinary approach to chip design, which bridges the gap between the architecture level and circuit level, in order to address yield, reliability and power-related issues for embedded memory.
Reihe
Auflage
Softcover reprint of the original 1st ed. 2014
Sprache
Verlagsort
Zielgruppe
Produkt-Hinweis
Broschur/Paperback
Klebebindung
Illustrationen
26
37 farbige Abbildungen, 26 s/w Abbildungen
XIII, 95 p. 63 illus., 37 illus. in color.
Maße
Höhe: 234 mm
Breite: 156 mm
Dicke: 6 mm
Gewicht
ISBN-13
978-1-4939-4801-7 (9781493948017)
DOI
10.1007/978-1-4614-8881-1
Schweitzer Klassifikation
Introduction.- Cache Architecture and Main Blocks.- Embedded Memory Hierarchy.- SRAM Memory Operation and Yield.- Low Power and High Yield SRAM Memory.- Leakage Reduction.- Embedded Memory Verification.- Embedded Memory Design Validation and Design For Test.- Emerging Memory Technology Opportunities and Challenges.