Recently, there has been a trend toward processors based on the RISC (Reduced Instruction Set Computer) design. This is an accessible and all-encompassing compendium on RISC processors, introducing five of them: MIPS, SPARC, PowerPC, ARM, and Intel's 64-bit Itanium. Initial chapters explain differences between the CISC and RISC designs, and the core RISC design principles are clearly discussed. Later chapters provide instruction on MIPS assembly language programming, so that readers can readily learn the concepts and principles introduced earlier. Professionals, programmers, and students in computer architecture and programming courses will find the guide an essential resource.
Auflage
Sprache
Verlagsort
Zielgruppe
Für Beruf und Forschung
Professional/practitioner
Produkt-Hinweis
Fadenheftung
Gewebe-Einband
Illustrationen
80
80 s/w Abbildungen
XVI, 388 p. 80 illus.
Maße
Höhe: 241 mm
Breite: 184 mm
Dicke: 24 mm
Gewicht
ISBN-13
978-0-387-21017-9 (9780387210179)
DOI
Schweitzer Klassifikation
Overview.- Processor Design Issues.- RISC Principles.- Architectures.- MIPS Architecture.- SPARC Architecture.- PowerPC Architecture.- Itanium Architecture.- ARM Architecture.- MIPS Assembly Language.- SPIM Simulator and Debugger.- Assembly Language Overview.- Procedures and the Stack.- Addressing Modes.- Arithmetic Instructions.- Conditional Execution.- Logical and Shift Operations.- Recursion.- Floating-Point Operations.